Version 2 2024-03-12, 12:00Version 2 2024-03-12, 12:00
Version 1 2024-03-01, 08:31Version 1 2024-03-01, 08:31
journal contribution
posted on 2024-03-12, 12:00authored bySaket Srivastava, A. Melouki, B. M. Al-Hashimi
<p>We propose two new repair techniques for hybrid nano/CMOS computing architecture with lookup-table-based Boolean logic. Our proposed techniques use tagging mechanism to provide high level of defect tolerance, and we present theoretical equations to predict the repair capability, including an estimate of the repair cost. The repair techniques are efficient in utilization of spare units and capable of targeting up to 20 defect rates, which is higher than recently reported repair techniques.</p>