University of Lincoln
Browse

Tagged repair techniques for defect tolerance in hybrid nano/CMOS architecture

Version 2 2024-03-12, 12:00
Version 1 2024-03-01, 08:31
journal contribution
posted on 2024-03-12, 12:00 authored by Saket Srivastava, A. Melouki, B. M. Al-Hashimi
<p>We propose two new repair techniques for hybrid nano/CMOS computing architecture with lookup-table-based Boolean logic. Our proposed techniques use tagging mechanism to provide high level of defect tolerance, and we present theoretical equations to predict the repair capability, including an estimate of the repair cost. The repair techniques are efficient in utilization of spare units and capable of targeting up to 20 defect rates, which is higher than recently reported repair techniques.</p>

History

School affiliated with

  • School of Computer Science (Research Outputs)

Publication Title

Nanotechnology, IEEE Transactions on

Volume

10

Issue

3

Pages/Article Number

424-432

Publisher

IEEE

ISSN

1536-125X

eISSN

1941-0085

Date Submitted

2013-07-16

Date Accepted

2011-05-01

Date of First Publication

2011-05-01

Date of Final Publication

2011-05-01

Date Document First Uploaded

2013-07-15

ePrints ID

10735